aboutsummaryrefslogtreecommitdiffstats
path: root/kernel/sysctl_binary.c
diff options
context:
space:
mode:
authorFelix Fietkau <nbd@openwrt.org>2014-09-29 20:45:42 +0200
committerJohn W. Linville <linville@tuxdriver.com>2014-09-30 13:17:47 -0400
commit5fb9b1b949ce9b829e7e8f799cc85e91527213bd (patch)
tree0ffee65c07f465c1536a7bc1ee9c55240b4eb4d4 /kernel/sysctl_binary.c
parentath9k_hw: reduce ANI spur immunity setting on HT40 extension channel (diff)
downloadlinux-5fb9b1b949ce9b829e7e8f799cc85e91527213bd.tar.gz
linux-5fb9b1b949ce9b829e7e8f799cc85e91527213bd.zip
ath9k_hw: fix PLL clock initialization for newer SoC
On AR934x and newer SoC devices, the layout of the AR_RTC_PLL_CONTROL register changed. This currently breaks at least 5/10 MHz operation. AR933x uses the old layout. It might also have been causing other stability issues because of the different location of the PLL_BYPASS bit which needs to be set during PLL clock initialization. This patch also removes more instances of hardcoded register values in favor of properly computed ones with the PLL_BYPASS bit added. Reported-by: Lorenzo Bianconi <lorenzo.bianconi83@gmail.com> Signed-off-by: Felix Fietkau <nbd@openwrt.org> Signed-off-by: John W. Linville <linville@tuxdriver.com>
Diffstat (limited to 'kernel/sysctl_binary.c')
0 files changed, 0 insertions, 0 deletions