diff options
| author | Rohit Khaire <rohit.khaire@amd.com> | 2021-06-04 11:02:56 -0400 |
|---|---|---|
| committer | Alex Deucher <alexander.deucher@amd.com> | 2021-06-04 16:02:44 -0400 |
| commit | 18703923a66aecf6f7ded0e16d22eb412ddae72f (patch) | |
| tree | ef6167ecd622656f0def728aa2f31636089e1c5d /tools/perf/scripts/python/bin/stackcollapse-report | |
| parent | drm/amdgpu: Don't flush/invalidate HDP for APUs and A+A (diff) | |
| download | linux-18703923a66aecf6f7ded0e16d22eb412ddae72f.tar.gz linux-18703923a66aecf6f7ded0e16d22eb412ddae72f.zip | |
drm/amdgpu: Fix incorrect register offsets for Sienna Cichlid
RLC_CP_SCHEDULERS and RLC_SPARE_INT0 have different
offsets for Sienna Cichlid
Signed-off-by: Rohit Khaire <rohit.khaire@amd.com>
Reviewed-by: Alex Deucher <alexander.deucher@amd.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
Diffstat (limited to 'tools/perf/scripts/python/bin/stackcollapse-report')
0 files changed, 0 insertions, 0 deletions
