diff options
| author | Konrad Dybcio <quic_kdybcio@quicinc.com> | 2024-09-19 00:57:16 +0200 |
|---|---|---|
| committer | Bjorn Andersson <andersson@kernel.org> | 2024-10-05 21:52:55 -0500 |
| commit | 57222f077bd05b6ef8c5b2998400122f3c202e51 (patch) | |
| tree | 9c70e9c79443a15286ad237fdb4f5ad522135591 /tools/perf/scripts/python/export-to-postgresql.py | |
| parent | arm64: dts: qcom: sc7180: Affirm IDR0.CCTW on apps_smmu (diff) | |
| download | linux-57222f077bd05b6ef8c5b2998400122f3c202e51.tar.gz linux-57222f077bd05b6ef8c5b2998400122f3c202e51.zip | |
arm64: dts: qcom: sc8180x: Affirm IDR0.CCTW on apps_smmu
On RPMh-based SoCs, the APPS SMMU advertizes support for cache-coherent
pagetable walk via the IDR0 register. This however is not respected by
the arm-smmu driver unless dma-coherent is set.
Mark the node as dma-coherent to ensure this (and other) implementations
take this coherency into account.
Signed-off-by: Konrad Dybcio <quic_kdybcio@quicinc.com>
Tested-by: Steev Klimaszewski <steev@kali.org> # Thinkpad X13s (sc8280xp)
Tested-by: Neil Armstrong <neil.armstrong@linaro.org> # on sdm845-rb3
Link: https://lore.kernel.org/r/20240919-topic-apps_smmu_coherent-v1-3-5b3a8662403d@quicinc.com
Signed-off-by: Bjorn Andersson <andersson@kernel.org>
Diffstat (limited to 'tools/perf/scripts/python/export-to-postgresql.py')
0 files changed, 0 insertions, 0 deletions
