summaryrefslogtreecommitdiffstats
path: root/tools/perf/scripts/python/task-analyzer.py
diff options
context:
space:
mode:
authorMartin Blumenstingl <martin.blumenstingl@googlemail.com>2025-03-30 12:19:22 +0200
committerJonathan Cameron <Jonathan.Cameron@huawei.com>2025-04-22 19:09:51 +0100
commitc6316e19aff95bd8de39b8fdb51a040cd5f3dce4 (patch)
treebb584f233f73d3b23a5b74108360df0eb986d673 /tools/perf/scripts/python/task-analyzer.py
parentb2729cdf2bc0ea9d624d504fc61e5b6299629b6c (diff)
downloadlinux-c6316e19aff95bd8de39b8fdb51a040cd5f3dce4.tar.gz
linux-c6316e19aff95bd8de39b8fdb51a040cd5f3dce4.zip
iio: adc: meson: add support for the GXLX SoC
The SARADC IP on the GXLX SoC itself is identical to the one found on GXL SoCs. However, GXLX SoCs require poking the first three bits in the MESON_SAR_ADC_REG12 register to get the three MPLL clocks (used as clock generators for the audio frequencies) to work. The reason why there are MPLL clock bits in the ADC register space is entirely unknown and it seems that nobody is able to comment on this. So clearly mark this as a workaround and add a warning so users are notified that this workaround can change (once we know what these bits actually do). Tested-by: Christian Hewitt <christianshewitt@gmail.com> Reviewed-by: Neil Armstrong <neil.armstrong@linaro.org> Signed-off-by: Martin Blumenstingl <martin.blumenstingl@googlemail.com> Link: https://patch.msgid.link/20250330101922.1942169-3-martin.blumenstingl@googlemail.com Signed-off-by: Jonathan Cameron <Jonathan.Cameron@huawei.com>
Diffstat (limited to 'tools/perf/scripts/python/task-analyzer.py')
0 files changed, 0 insertions, 0 deletions